# Appendix 2 # SN74LS783 data sheet Supplied courtesy of Motorola Semiconductors. The information here has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Motorola reserves the right to make changes to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein. No licence is conveyed under patent rights in any form. When this document contains information on a new product, specifications herein are subject to change without notice. ## SN74LS783 MC6883 SYNCHRONOUS ADDRESS MULTIPLEXER LOW POWER SCHOTTKY ## Advance Information #### SYNCHRONOUS ADDRESS MULTIPLEXER The SN74LS783/MC6883 brings together the MC6809E (MPU), the MC6847 (Color Video Display Generator) and dynamic RAM to form a highly effective, compact and cost effective computer and display system. - MC6809E, MC6800, MC6801E, MC68000 and MC6847 (VDG) Compatible - Transparent MPU/VDG/Refresh - RAM size 4K, 8K, 16K, 32K or 64K Bytes (Dynamic or Static) - Addressing Range 96K Bytes - Single Crystal Provides All Timing - Register Programmable: VDG Addressing Modes VDG Offset (0 to 64K) RAM Size Page Switch MPU Rate (Crystal ÷ 16 or ÷ 8) MPU Rate (Address Dependent or Independent) - · System "Device Selects" Decoded 'On Chip' - Timing is Optimized for Standard Dynamic RAMs - +5.0 V Only Operation - Easy Synchronization of Multiple SAM Systems - DMA Mode # N SUFFIX PLASTIC PACKAGE CASE 711 CERAMIC PACKAGE **CASE 734** This document contains information on a new product. Specifications and information herein are subject to change without notice. #### PIN ASSIGNMENT 1 🗖 A11 VCC 40 2 A10 A12 39 3 🗖 A9 A13 - 38 A14 7 37 4 🗖 A8 A15 36 5 GOSCIN Z7 35 (RAS1) 6 🗆 Oscout 7 □ VCIk 26 🗀 34 Z5 🗀 33 9 ☐ĤS Z4 🗀 32 10 □ WĒ Z3 🗀 31 u ⊟ <del>cas</del> Z2 🗀 30 12 HASO 21 🗠 29 13 □ 0 ZO 🗀 28 14 🗖 E SO 🗀 27 S1 1 26 15 ⊟ R/W S2 1 25 16 🖂 A0 17 🖂 A1 A7 🗀 24 18 🗆 A2 A6 🗀 23 19 🗖 A3 A5 🗀 22 20 Gnd A4 21 S MOTOROLA INC. 1981 ADI-595 (Replacing NP-118) MAXIMUM RATINGS (TA = 25°C unless otherwise noted.) | Rating | Symbol | Value | Unit | |-------------------------------------|---------|----------------|------| | Power Supply Voltage | Vcc | - 0.5 to + 7.0 | Vdç | | Input Voltage (Except Oscini | Vį | - 0.5 to 10 | Vdc | | Input Current (Except Oscin) | 1 | - 30 to + 5.0 | mA | | Output Voltage | ٧o | 0.5 to + 7.0 | Vdc | | Operating Ambient Temperature Range | TA | 0 to +70 | °С | | Storage Temperature Range | Tstg | -65 to +150 | ,¢ | | Input Voltage Oscin | ViOscin | 0.5 to VCC | Vdc | | Input Current Oscin | 10scin | -0.5 to +5.0 | mA | #### **RECOMMENDED OPERATING CONDITIONS** | Rating | Symbol | Value | Unit | |-------------------------------------|--------|--------------|------| | Power Supply Voltage | Vcc | 4.75 to 5.25 | Vdc | | Operating Ambient Temperature Range | TA | 0 to +70 | ٠c | # DC CHARACTERISTICS (Unless otherwise noted specifications apply over recommended power supply and temperature ranges.) | Characteristic | Symbol | Min | Тур | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------------|---------------------------|-------| | Input Voltage — High Logic State | VIΗ | 2.0 | - | | V | | Input Voltage — Low Logic State | ۷ <sub>IL</sub> | - 1 | _ | 0.8 | V | | nput Clamp Voltage<br>{V <sub>CC</sub> = Min, I <sub>{D</sub> = −18 mA} All Inputs Except Osc <sub>In</sub> | Vικ | - | _ | 1.5 | v | | Input Current — High Logic State at Max Input Voltage [VCC = Max, V <sub>In</sub> = 5.25 V) VCIk Input [VCC = Max, V <sub>In</sub> = 5.25 V) DA0 Input [VCC = Max, V <sub>In</sub> = 5.25 V) OxcOut Input [VCC = Max, V <sub>In</sub> = 7.0 V) All Other Inputs Except OscIn | Iį | = | -<br>-<br>-<br>- | 200<br>100<br>250<br>100 | μА | | Input Current High Logic State (VCC = Max, V <sub>in</sub> = 2.7 V) All Inputs Except VCIk, Osc <sub>in</sub> * | Чн | <u> </u> | _ | 20 | μА | | Input Current — Low Logic State (VCC = Max, Vin = 0.4 V) DA0 Input (VCC = Max, Vin = 0.4 V) VCIk Input (VCC = Max, Vin = 0.4 V) VCIk Input (VCC - Max, Vin = 0.4 V) Oseln - Gnd) OseQui Input (VCC - Max, Vin = 0.4 V) All Other Inputs Except Oseln | կը<br>: | -<br>-<br>- | - 30<br> | - 1.2<br>- 60<br>- 8<br>4 | mΑ | | Output Voltage — High Logic State {V <sub>CC</sub> = Min. I <sub>OH</sub> = -1.0 mAl RASO, RAST, CAS, WE {V <sub>CC</sub> = Min. I <sub>OH</sub> = -0.2 mAl E, Q {V <sub>CC</sub> = Min. I <sub>OH</sub> = -0.2 mAl All Other Outputs | VOH(C)<br>VOH(E)<br>VOH | 3.0<br>VCC 0.75<br>2.7 | | <b> </b> | V | | Output Voltage — Low Logic State IVCC = Min, IQL = 8.0 mAl RASO, RAS1, CAS, WE IVCC = Min, IQL = 4.0 mAl E, O Outputs IVCC = Min, IQL = 0.8 mAl VCIk Output IVCC = Min, IQL = 0.0 mAl All Other Outputs | VOLICI<br>VOLIVI<br>VOL | -<br>-<br>- | | D.5<br>0.5<br>0.6<br>0.6 | v | | Power Supply Current | ¹cc | | 180 | 230 | mA | | Output Short-Circuit Current | los | 30 | _ | 225 | mA | <sup>\*</sup>Including OscOut (when Oscin is grounded). | td(OL-OH)<br>td(OH-OL)<br>td(A-Z)<br>td(A-S) | | 3.0<br>20 | | ns | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------| | td(OH-OL) | | | | | | †d(OH-OL) | | 20 | | | | | | | . — | | | | | 28 | | !<br> | | | _ | 18 | | İ | | td(OL-R0H) | | 20 | | 1 | | td(OL-ROL) | - | 18 | _ | | | THIOL-BIHY | | 22 | | 1 | | | _ | . 20 | _ | | | | | 20 | | 1 | | | _ | 20 | _ | | | | | 22 | | ! | | | _ | 40 | _ | • | | - | | 55 | | 1 | | | _ | | _ | İ | | | | 5.5 | | i | | | _ | , | _ | | | · | | <b></b> | | 1 | | | _ | | _ | | | | | | | i | | | _ | | _ | | | | | <u> </u> | - | • | | | _ | | | | | | | | - | | | 200-1111 | | | | | | <sup>L</sup> s∪(A) | - | | _ | ns | | <del> -</del> | | | _ | | | th(A) | - | | - | ns | | <del></del> | | | | | | | td(OL-ROL) td(OL-R1L) td(OL-R1L) td(OL-CL) td(OL-WH) td(OL-WL) td(OL-WL) td(OL-QL) td(OL-QL) td(OL-QL) td(OL-AC) td(OL-AC) td(OL-DH) td(OL-RH) t | Td(OL-ROL) | td(OL-ROL) | td(OL-ROL) | Notes 1. When using the SAM with an MC6847, the rising edge of DAO is confined within the range shown in the timing diagrams (unless the synchronizing process is incomplete I The synchronization process requires a maximum of 32 cycles of OscQut for completion 2. NMLIHSI wider than 6.0 µs may yield more than 8 sequential refresh addresses FIGURE 1 — PROPAGATION DELAY TIMES VERSUS LOAD CAPACITANCE | | Γ | Name | No. | Function | |-------------|-----------------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Power | VCC<br>Gnd | 40<br>20 | Apply + 5 volts ± 5%, SAM draws less than 230 mA. Return Ground for +5 volts. | | $\vdash$ | - | A15 | 36 | Most Significant Bit. | | | | A14 | 37 | Treat Digrindant En | | | | A13 | 38 | MPU address bits A0-A15. These 16 signals come directly from the MPU and are used to | | | ਙ | A12 | 39 | directly address up to 64K memory locations or to indirectly address up to 96K memor | | | Control | A11 | 1 | locations. (See pages 17 and 18 for memory maps). Each input is approximately equivalent | | | 5 | A10 | 2 | to one low power Schottky load. | | - | ÷ | A9 | 3 | | | i | MPU Address and | A8 | 4 | | | Ì | 2 | A7 | 24 | | | . | 2 | A6 | 23 | | | uppet Fills | 3 I | A5<br>A4 | 22 | | | - | <u> </u> | A3 | 19 | | | 4 | ∡∣ | A2 | 18 | | | = | Σ | AI | 17 | | | | | AO | 16 | Least Significant Bit. | | | | R/W | 15 | MPU READ or WRITE. This signal comes directly from the MPU and is used to enable writin to the SAM control register, dynamic RAM Ivia WE), and to enable device select #0. | | | 1 | Oscin | 5 | Apply 14.31818* MHz crystal and 2 5-30 pF trimmer to ground. See page 12. | | | | DAO | 8 | Display Address DA0. The primary function of this pin is to input the least significant bit of 16-bit video display address. The more significant 15-bits are outputs from an internal 15-bit | | 000 | Control | Ħ\$ | 9 | counter which is clocked by DAO. The secondary function of this pin is to indirectly input the logic level of the VDG "FS" (field synchronization pulse) for vertical video address updating Horizontal Synchronization. The primary function of this pin is to detect the falling edge to VDG "HS" pulse in order to initiate eight dynamic RAM refresh cycles. The secondary function is to reset up to 4 least significant bits of the internal video address counter. | | į | | VCIk | 7 | VDG Clock. The primary function of this pin is to output a 3.579545 MHz square wave** to the VDG "Clk" pin. The secondary function resets the SAM when this VCfk pin is pulled to log "0" level, acting as an input. | | | | Oscout | 6 | Apply 1.5 kΩ resistor to 14.31818* MHz crystal and 33 pF capacitor to ground. See page 12 | | | ca<br>ots | S2<br>S1 | 25<br>26 | Most Significant Bit (Device Select Bits). The binary value of \$2, \$1, \$0 selects one of argi<br>"chunks" of MPU address space (numbers 0 through 7), Varying in length, these "chunks" | | Ž | Selects | S0 | 27 | provide efficient memory mapping for ROMs, RAMs, Input Output devices, and MPU Vector<br>Requires 74LS 138-type damultiplexer!<br>Least Significant Bit | | | <br>S<br>R | E | 14 | E (Enable Clock) "E" and "Q" are 90° out of phase and are both used as MPU clocks for the MC8809E. For the MC6800 and MC6801E, only "E" is used. "E" is also used for many MC68 | | Output Pins | Clocks | a | 13 | peripheral chips. © (Quadrature Clock). | | <b>5</b> | ļ | Z7† | 35 | Most Significant Bit | | = | | Z6† | 34 | First, the least significant address bits from the MPU or "VDG" are presented to ZC- 75 (4) | | δį, | Address | Z5† | 33 | x 1 RAMs) or Z0-Z6 (16K x 1 RAMs) or Z0-Z7 (64K x 1 RAMs). Next, the most significa | | 3 | - ÷ | Z4† | 32 | address bits from the MPU or "VDG" are presented to Z0 - 25 (4K x 1 RAMs) or Z0 - | | l° | ٤, | Z31 | 31 | (16K x 1 RAMs) or Z0 - Z7 (64K x 1 RAMs). Note that for 4K x 1 and 16K x 1 RAMs, Z7 (P<br>35) is not needed for address information. Therefore, Pin 35 is used for a second ro | | i | | Z21<br>Z11 | 30<br>29 | address select which is labeled (RAS1). | | - } | | ZUT | 28 | Least Significant Bit. | | T | | RASIT | 35 | Row Address Strobe One. This pulse strobes the least significant 6.7 or 8 address bits in | | í | | MASII | 33 | dynamic RAMs in Bank #1. | | | Control | RAS0† | 12 | Row Address Strobe Zero. This pulse strobes the feast significant 6,7 or 8 address bits in dynamic RAMs in Bank #0. | | | င္မ | CASt | 11 | Column Address Strobe. This pulse strobes the most significant 6,7 or 8 address bits in dynamic RAMs. | | | | WE1 | 10 | Write Enable. When low, this pulse enables the MPU to write into dynamic RAM. | <sup>\*14.31818</sup> MHz is 4 times 3.679646 MHz (elev-sion color subcarrier. Other frequencies may be used. (See page 12.) <sup>\*\*</sup>When VDG and SAM are not yet synchronized the "square wave" will stretch (see page 10) <sup>†</sup> Due to fast transitions, ferrite beads in series with these outputs may be necessary to avoid high frequency (+ 50 MHz) resonances #### SAM BLOCK DIAGRAM DESCRIPTION #### MPU Addresses (A0 - A15): These 16 signals come directly from the MPU and are used to directly address up to 64K memory locations (K = 1024) or to indirectly address up to 96K memory locations, by using a paging bit "P" (see pages 17 and 18 for memory maps.) Each input is approximately equivalent to one low power Schottky load. #### VDG Address Counter (B0 - B16): These 16 signals are derived from one input (DA0) which is the least significant bit of the VDG address. Most of the counter is simply binary. However, to duplicate the various addressing modes of the MC6847 VDG, ADDRESS MODIFIER logic is used. Selected by three VDG mode bits (V2, V1, and V0) from the SAM CONTROL REGISTER, eight address modifications are obtained as shown in Figure 5. Also, notice that bits B9-B15 may be loaded from bits F0-F6 from the CONTROL REGISTER. This allows the starting address of the VDG display to be offset (in %K increments) from \$0000 to \$FFFF\*. B9-B15 are loaded when a VERTICAL PRE-LOAD(VP) pulse is generated. VP goes active highly when HS from the VDG rises if DA0 is high (or a high impedance.) This condition should occur only while the TV electron beam is in vertical blanking and is simply implemented by connecting FS and MS together on the MC6847. The VP pulse also clears bits B1 – B8. Finally, a HORIZONTAL RESET (HR) pulse may also affect the counter by clearing bits B1 – B3 or B1 – B4 when HS from the VDG is LOW (see Figure 5.) The HR pulse should occur only while the TV electron beam is in horizontal blanking. In summary, DA0 clocks the VDG ADDRESS COUNTER: HR initializes the horizontal portion and VP initializes the vertical portion of the VDG ADDRESS COUNTER. #### REFresh Address Counter (C0 - C6): A seven bit binary counter with outputs labeled C0 - C6 supplies bursts of eight\* sequential addresses triggered by a HS high to low transition. Thus, while the TV electron beam is in horizontal blanking, eight sequential addresses are accessed. Likewise, the next eight addresses are accessed during the next horizontal blanking period, etc. In this manner, all 128 addresses are refreshed in less than 1.1 milliseconds. #### Address Multiplexes: Occupying a large portion of the block diagram in Figure 4, is the address multiplexer which outputs bits 20-27 (as addresses to dynamic RAM's.) Inputs to the address multiplexer include the VDG address (80 - 815) the REFresh address (C0- C6) and the MPU address (A0 - A15) or (A0 - A14 plus one paging bit "P".) The paging bit "P" is one bit in the SAM CONTROL REGISTER that is used in place of A15 when memory map Type #0 is selected (via the SAM CONTROL REGISTER "TY" bit.) Figure 6 shows which inputs are routed to Z0 – Z7 and when the routing occurs relative to one SAM machine cycle. Notice that Z7 and RAS1 share the same pin. Z7 is selected if "M1" in the SAM CONTROL REGISTER IS HIGH (Memory size = 64K.) #### Address Decode: At the top left of Figure 4, is the Address Decode block. Outputs \$2, \$1, and \$0 form a three bit encoded binary word(\$). Thus \$1 may be one of eight values (0 through 7) with each value representing a different range of MPU addresses. (To enable peripheral ROM's or I'O, decode the \$2, \$1, and \$0 bits into eight separate signals by using a 74L\$138, 74L\$155 or 74L\$156. Notice that \$2, \$1, and \$0 are not gated with any timing signals such as \$2 or \$0.1. Along with the A5 – A15 inputs is the MEMORY MAP Type bit (TY.) This bit is soft-programmable (as are all 16 bits in the SAM CONTROL REGISTER,) and selects one of two memory maps. Memory map #0 is intended to be used in systems that are primarily ROM based. Whereas, memory map #1 is intended for a primarily RAM based system with 64K contiguous RAM locations (minus 256 locations.) The various meanings of S2, S1, S0 are tabulated in Figure 16 (page 19) and again on pages 17 and 18. In addition to S2, S1, and S0 outputs is a decode of \$FFCO through \$FFDF which, when gated with E and $\overline{R}/W$ , results in the write strobe for the SAM CONTROL REGISTER. #### SAM Control Register As shown in Figure 4, the CONTROL REGISTER has 16 "outputs": VDG Addressing Modes: V2, V1, V0 MPU Rate: R1, R0 VDG Address OFFset: F6, F5, F4, F3, F2, F1, F0 Memory Size (RAM): M1, M0 32K Page Switch: P Memory Map TYpe: TY When the SAM is reset (see page 10.) all 16 bits are cleared. To set any one of these 16 bits, the MPU simply writes to a unique\*\* odd address (within \$FFC1 through \$FFDF.) To clear any one of these 16 bits, the MPU \* If HS is held low longer than B µs, then the number of sequential addresses in one refresh "BURST" is proportional to the time interval during which HS is low. \*\* See pages 17 or 18 for specific addresses. 1 in this document, the "\$" symbol always preceeds hexidecimal characters. simply writes to a unique\*\* even address (within \$FFCO through \$FFDE.) Note that the data on the MPU'data bus is irrevelant. Inputs to the control register include A4, A3, A2, A1 (which are used to select which one of 16 bits is to be cleared or set), A0 (which determines the polarity ... clear or set.) and $\overline{R}$ W, $\varepsilon$ and \$FFCO - \$FFDF (which restrict the method, timing and addresses for changing one of the 16 bits.) For more detailed descriptions of the purposes of the 16 control bits, refer to related sections in the BLOCK DIAGRAM DESCRIPTION (pages 8 through 12) and the PROGRAMMING GUIDE (pages 14 through 18). \*\* See pages 17 or 18 for specific addresses. FIGURE 5 - VDG ADDRESS MODIFIER | | Made | | Made Division Variables | | Bits Cleared by HS (low | | | | |----|------|----|-------------------------|----|-------------------------|--|--|--| | V2 | V1 | Vo | X | Y | | | | | | 0 | 0 | Ð | 1 | 12 | B1-B4 | | | | | 0 | _ 0 | 1 | 3 | 1 | Bt-B3 | | | | | 0 | 1 | 0 | 1 | 3 | B1-B4 | | | | | 0 | 1 | 1 | 2 | 1 | B1-B3 | | | | | 1 | 0 | 0 | 1 | 2 | B1-B4 | | | | | 1 | 0 | 1 | 1 | ĭ | B1-B3 | | | | | 1 | 1 | 0 | 1 | 1 | B1~B4 | | | | | 1 | 1 | 1 | 1 | 1 | None (DMA MODE) | | | | #### FIGURE 6 — SIGNAL ROUTING for ADDRESS MULTIPLEXER | Memory S | esi | Signal | Row/Column | | | Signal | s Route | ed to Ze | )_Z7 | | | Timing | |---------------|-----|--------|------------|----------|-----|------------|-------------|------------|------|----|------------|---------------| | M1 | MO | Source | | Z7 | Z6 | <b>Z</b> 5 | 24 | Z3 | Z2 | 21 | ZO | (Figure 2) | | 4K 0 | 0 | MPU | ROW | † ·· | A6 | A5 | A4 | А3 | A2 | A1 | A0 | T7-TA | | | | | COF | • | L | A11 | A10 | A9 | AB | A7 | A6 | TA-TF | | | | VDG | ROW | | 86 | B5 | 84 | 83 | 82 | B1 | 80 | TF-T2 | | | | : | COL | • | Ĺ | B11 | B10 | 89 | B8 | B7 | <b>B</b> 6 | T2-T7 | | | | REF | ROW | , , | C6 | C5 | C4 | C3 | C2 | C1 | Co | TF-T2 | | | | | COF | • | L | L | L | ī | .L | L | L | f2·17 | | 16K 0 | 1 | MPU | ROW | - | A6 | A5 | A1 | A3 | A2 | A1 | AO | T7·TA | | | | | COL | • | A13 | A12 | A11 | A10 | A9 | A8 | A7 | TA-TF | | | | VDG | ROW | | 86 | B5 | B4 | 83 | B2 | B1 | В0 | TF-T2 | | | | | COL | ٠ | B13 | B12 | B11 | B10 | B9 | B8 | B7 | T2-T7 | | | | REF | ROW | • | C6 | C5 | Ç4 | C3 | C2 | C1 | CO | TF-T2 | | | | | COL | • | L | L | , r | L | L | L | L | T2-T7 | | 64K (dynamic) | | MPU | ROW | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | T7-TA | | 1 | 0 | | COL | P/A15*** | A14 | A13 | A12 | A11 | A10 | A9 | AB | TA-TF | | | | VDG | ROW | 87 | B6 | B5 | B4 | B3 | B2 | 81 | 80 | TF-T2 | | | | | COL | 815 | B14 | B13 | B12 | B11 | B10 | 89 | 88 | T2-T7 | | | | REF | ROW | ī | C6 | C5 | C4 | Ç3 | C2 | C1 | Co | TF-T2 | | | | | COL | L | L | L | L | | L | Ł | L | T2-T7 | | 64K (static) | | MPU | ROW | A7 | A6 | A5 | A4 | А3 | A2 | Α1 | AO | T7- <b>T9</b> | | 1 | † | | COL | P A15*** | A14 | A13 | A12 | A11 | A10 | A9 | A8 | T9-TF | | | | VDG | ROW | 67 | 86 | 85 | 84 | <b>B</b> 3 | B2 | В١ | ₿0 | TF-T1 | | | | | COF | 815 | B14 | B13 | <b>B</b> 12 | B11 | 810 | B9 | 88 | T1-T7 | | | | REF | ROW | L | C6 | C5 | C4 | С3 | C2 | C1 | C0 | TF-T1 | | | | | COL | Ĺ | L | L | L | L | L | L | L | T1-T7 | Notes. "L' implies logical LOW level. "Z7 functions as RAS1 and its level is address dependent. For example, when using two banks of 16K x 1 RAMs. RAS0 is active for addresses \$0000 to \$3FFF and RAS1 is active for addresses \$4000 to \$7FFF "If Map TYpe = 0, then page bit "P" is the output (otherwise A15) #### Internal Reset By lowering V<sub>CC</sub> below 0.6 volts for at least one millisecond, a complete SAM reset is initiated and is completed within 500 nanoseconds after V<sub>CC</sub> rises above 4.25 volts. NOTE: In some applications, (for example, multiple "VDG-RAM" systems controlled by a single MPU) multiple SAM ICs can be synchronized as follows: - · Drive all SAM's from one external oscillator. - · Stop external oscillator. - . Lower VCC below 0.6 volts for at least 1.0 millisecond. - Raise V<sub>CC</sub> to 5.0 volts. - Start external oscillator. • Wait at least 500 nanoseconds. Now, the "E" clocks from all SAM's should be in-phase. #### External Reset When the VCIk pin on SAM is forced below 0.8 volts for at least eight cycles of "oscillator-out", the SAM becomes partially reset. That is, all bits in the SAM control register are cleared. However, signals such as RAS, CAS, WE, E or Q are not stopped (as they are with an internal reset), since the SAM must maintain dynamic RAM refresh even during this external reset period. Figure 7 shows how VClk can be pulled low through diode D1 when node "A" is low.\* When node "A" is high, only the backbiased capacitance of diode D1 loads the 3.58 MHz on VClk. Diode D2 helps discharge C1 (Power-on-Reset capacitor) when power is turned off. Diode D3 allows the MPU reset time constant R2C2 to be greater than the SAM reset time constant. Thereby, ensuring release of the SAM reset prior to attempting to program the SAM control register. FIGURE 7 - EXTERNAL RESET CIRCUITRY #### **VDG Synchronization** In order for the VDG and MPU to share the same dynamic RAM (see page 13,) the VDG clock must be stopped until the VDG data fetch and MPU data fetch are synchronized as shown in Figure 12. Once synchronized, the VDG clock resumes its 3.579545 MHz rate and is not stopped again unless an extreme temperature change for SAM reset) occurs. When stopped, the VDG clock remains stopped for no more than 32 OscOut cycles (approximately 2 microseconds.) In the block diagram in Figure 4, DA0 enters a block labeled VDG Timing Error Detector. If DA0 rises between time reference points\*\* $\tau_A$ and $\tau_C$ , then Error is high and VClk is the result of dividing BOSC (Buffered Osc<sub>Out</sub> = 14 MHz) by four. However, if DA0 rises outside the time Window $\tau_A$ to $\tau_C$ , then Error goes LOW and the VDG stops. A START oulse at time reference point $\tau_B$ (center of Window) restarts the VDG... properly synchronized. Changing the MPU Rate (by changing SAM control register bits R0, R1). Two bits in the SAM control register determine the period of both "E" and "Q" MPU clocks. Three rate modes are implemented as follows: | RATE MOD | E R1 | RO | | |---------------------|-------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SLOW | 0 | 0 | The frequency of "E" (and "Q") is ficrystal + 16. This rate mode is automatically selected when the SAM is reset. Note that system (iming is least critical in this "SLOW" rate mode. | | A.D.<br> Address De | 0<br>epende | - | The frequency of "E" (and "Q") is either f crystal $\pm$ 16 or f crystal $\pm$ 8, depending on the address the MPU is presenting. | | FAST | 1 | x | The frequency of "E" (and "Q") is f crystal = 8. This is accomplished by stealing the time that is normally used for VDG/REFRESH, and using this time for the MPU. Note: Neither VDG display nor dynamic RAM refresh are available in the "FAST" rate mode. (Both are available in SLOW and A.D. rate modes). | When changing between any two of the three rate modes, the following procedures must be followed to ensure that MPU timing specifications are met: May be ANY address from \$0000 to \$7FFF. SEQUENCE #1: 7D 00 00 TST #\$0000 ... Synchronizes STA instruction to write during T2-TG (See Figure #8).\* 21 00 BRN 00 87 FF D6 STA #\$FFD6 ... Clears bit R0 OF THE BOOK WALLDO ... CIBELS DILL NO \*Note: "TST" instruction affects MC6809E condition code register ## Changing the MPU Rate (In Address Dependent Mode) When the SAM control register bits "R1", and "R0" are programmed to "0" and "1", respectively, the Address Dependent Rate Mode is selected. In this mode, the + 16 MPU rate is automatically used when addressing within \$0000 to \$7FFF\* or \$FF00 to \$FF1F ranges. Otherwise the + 8 MPU rate is automatically used. (Refer to Figure 8 for sample "E" and "0" waveforms yielding + 8 to + 16 and + 16 to + 8 rate changes). This mode often nearly doubles the MPU throughput while still providing transparent VDG and dynamic, RAM refresh functions. For example, since much of the MPU's time may be spent performing internal MPU functions (address = \$FFFF)\*\*, accessing ROM (address = \$8000 to \$FEFF) or accessing I/O (address = \$FF50 — \$FF5F), the faster f crystal + 8 MPU rate may be used much of the time. Note: The VDG operates normally when using the SLOW or A.D. rate modes. However, in the FAST rate mode, the VDG is not allowed access to the dynamic RAM. #### FIGURE 8 - RATE CHANGE E AND Q WAVEFORMS \*When using Memory Map 0, addresses \$0000 to \$7FFF may access Dynamic RAM. \*\*The MC6809 outputs \$FFFF on AQ-A15 when no other valid addresses are being presented <sup>\*</sup>Use a diode with sufficiently low forward voltage drop to meet Vij\_ requirement at VCIk <sup>\*\*</sup>See timing diagrams on page 5 and 6. #### Oscillator In Figure 4, an amplifier between Osc<sub>In</sub> and Osc<sub>Out</sub> provides the gain for oscillation (using a crystal as shown in rigure 9.) Alternately, Pin 5 (Osc<sub>In</sub>) may be grounded while Pin 6 (Osc<sub>Out</sub>) may be driven at low-power Schottky levels as shown in Figure 10. Also, see V<sub>IH</sub>, V<sub>IL</sub> on page 2. AC Specifications\* Mia Max Ťγρ Units 30 22 ns loH(Osc) 30 22 ns tpL(Osc) 70 62.4 กร tcyc(Osc) #### FIGURE 9 - CRYSTAL OSCILLATOR #### FIGURE 10 - TTL CLOCK INPUT - \*Optimum values depend on characteristics of the crystal (X1). For many applications, VCIk must be 3.579545 MHz ± 50 Hz! Hence, OscO<sub>LH</sub> must be made similarly "drift resistant" (by belancing temperature coefficients of X1, CV, CF, R1, R2 and R3). - \*\*Specifically cut for MC6883 are International Crystal Menufacturing, Inc. Crystals (#167568 for 14.31818 MHz or #187569 for 16.0 MHz). However, other crystals may be used. #### THEORY OF OPERATION #### Video or No Video Although the MC6883 may be used as a dynamic RAM controller without a video display\*, most applications are likely to include a MC6847 video display generato. (VDG). Therefore, this document emphasizes MC6883 with MC6847 systems. #### Shared RAM (with interleaved DMA) To minimize the number of RAM and interface chips, both the MPU and VDG share common dynamic RAM. Yet, the use of common RAM creates an apparent difficulty. That is, the MPU and VDG must both access the RAM without contention. This difficulty is overcome by taking advantage of the timing and architecture of Motorola MPU's (MC6800, MC6801E, MC6809E, MC68000). Specifically, all MPU accesses of external memory always occur in the latter half of the machine cycle, as shown below: #### FIGURE 11 - MOTORQLA MPU TIMING Similarly, the MC6847 (non-interlaced) VDG transfers a data byte in a half machine cycle (E or Φ2). Thus, when properly positioned, VDG and MPU RAM accesses interleave without contention as shown below: #### FIGURE 12 - MOTOROLA MPU WITH VDG TIMING This Interleaved Direct Memory Access (IDMA) is synchronized via the MC6883 by centering the VDG data window half-way between MPU data windows.\*\* The result is a shared RAM system without MPU/VDG RAM access contention, with both MPU and VDG running uninterrupted at normal operating speed, each transparent to the other. #### **RAM Refresh** Dynamic RAM refresh is accomplished by accessing eight\*\*\* sequential addresses every 64\*\*\* microseconds until 128 consecutive addresses have been accessed. To avoid RAM access contention between REFRESH and MPU, each of the 128 refresh accesses occupies the "VDG half" of the interleaved DMA (IDMA). Furthermore, refresh accesses occur only during the television retrace period (at which time the VDG doesn't need to access RAM). In summary, the VDG, MPU and MC6883's Refresh Counter all transparently access the common dynamic RAM without contention or interruption. #### Why IDMA? Use of the interleaved direct memory access results in fast modification to variable portions of display RAM, by the MPU, without any distracting flashes on the screen (due to RAM access contention.) In addition, the MPU is not slowed down nor stopped by the MC6883; thereby, assuring accurate software timing loops without costly additional hardware timers. Furthermore, additional hardware and software to give "access permission" to the MPU is eliminated since the MPU may access RAM at any time. - \* Only 1 pin, (DA0) out of 40 pins is dedicated to the video display - \*\* See VDG synchronization (page 10) for more detail. - \*\*\* When not using a MC6847, HS may be wired low for continuous transparent refresh #### "Systems On Silicon" Concept #### **Total Timing** For most applications, the SAM can supply complete system timing from its on-chip precision 14.31818 MHz oscillator. This includes buffered MPU clocks (E and Q), VDG clock, color subcarrier (3.58 MHz), row address select (RAS), column address select (CAS) and write enable (WE). #### Total Address Decode For most applications, the SAM plus a "1 of 8 decoder" chip completely decodes I/O, ROM and RAM chip selects without wasting memory address space and without needlessly chopping-up contiguous address space. Chip selects are positioned in address space to allow three types of memory (RAM, local ROM and cartridge ROM) independent room for growth. For example, RAM may grow from address \$0000-up, cartridge ROM may grow from address \$FEFF-down and local ROM may grow from \$FBFF-down. Alternately, if the application requires minimum ROM and maximum contiguous RAM, a second choice of two memory maps places RAM from \$0000 to \$FEFF. (See pages 17 and 18.) In both memory maps all I/O, MPU vectors, SAM control registers, and some reserved address spaces are efficiently contained between addresses \$FF00 and \$FFFF. #### **How Much RAM?** Using nine SAM pins (Z0 - Z7) and $\overline{RAS0}$ ) the following combinations require no additional address logic. #### FIGURE 13 - RAM CONFIGURATIONS | | Address: | Chip Select: | | |-----|----------------|--------------|----------------------------------------------| | MSB | LSØ | | | | | | RAS0 | 1 | | | Z5Z4Z3Z2Z1Z0 | RAS1 (=Z7) | The or two banks of 4K x 8 (like MCM4027's) | | | Z6Z5Z4Z3Z2Z1Z0 | RAS0 | ĺ | | | Z6Z5Z4Z3Z2Z1Z0 | | The or two banks of 16K x 8 (like MCM4116's) | | | | | One bank of 64K x 8 (like MCM6665's) | #### PROGRAMMING GUIDE #### SAM - Programmability The SAM contains a 16-bit control register which allows the MC6809E to program the SAM for the following options: | VDG Addressing Mode | 3-bits | |---------------------|---------| | VDG Address Offset | 7-bits | | 32K Page Switch | . 1-bit | | MPU Rate | 2-bits | | Memory Size | 2-bits | | Man Type | | Note that when the SAM is reset by first applying power or by manual hardware reset,1 all control register bits are cleared (to a logic "0"). #### VDG Addressing Mode Three bits (V2, V1, V0) control the sequence of DISPLAY ADDRESSES generated by the SAM (which are used to scan dynamic RAM for video information). For example, if you wish to display Dynamic RAM data as INTERNAL ALPHANUMERICS VIDEO, you should program‡ the MC6847 for the INTERNAL ALPHANUMERICS MODE and CLEAR BITS V2, V1 and V0 in the SAM. The table on the following page summarizes the available modes: | | L | | MC6847 M | ode | | | SAM Mod | A | |------------------------|-----|-----|----------|--------------|-----|----|---------|--------------| | Mode Type | G/A | GM2 | GM1 | GM0<br>EXT/Ī | css | V2 | V1 | Vo | | Internal Alphanumerics | 0 | × | × | 0 | X | υ | ۵ | 0 | | External Alphanumerics | 0 | × | Х | 1 | х | p | 0 | . 0 | | OSemigraphics — 4 | 0 | х | х | 0 | × | 0 | C | 0 | | Semigraphics — 6 | | х | х | i | x 1 | 0 | 0 | 0 | | Semigraphics — 8* | 0 | × | Х | 0 | × | 0 | , | 0 | | Semigraphics 12* | 0 | × | х | | × | 1 | 0 | G | | Semigraphics — 24* | 0 | х | х | G | × | 1 | - 1 | . 0 | | Full Graphics — 1C | 1 | 0 | 0 | | Y | 0 | | <b>⊢</b> | | Full Graphics — 1B | 1 | 0 | 5 | 1 | . x | · | 0 | <sub>1</sub> | | Full Graphics — 2C | | 0 | 1 | о | , х | 6 | . 1 | | | Full Craphics 2R | 1 | 0 | 1 | 1 | × | 0 | , | 1 | | Full Graphics - 3C | 1 | 1 | 0 | ű | × | 1 | 5 | 0 | | Fuil Graphics — 38 | 1 | 1 | 0 | 7 | × | 1 | . 0 | · · · · · · | | Full Graphics — 6C | 1 | 1 | , | 0 | × | 1 | : | , i | | Full Graphics — 6R | 1 | 1 | , , | 1 | X | 1 | 1 | <br>J | | Direct Memory Access! | × | × | × | X | | 1 | 1 | | <sup>1</sup>S8 S12, & S24 modes are **not** described in the MC6847 Data Sheet. See appendix "All 1DMA is identical to BR except as shown in Figure 5 on page 9. #### **VDG Address Offset** Seven bits IF6, F5, F4, F3, F2, F1 and F0) determine the **Starting Address** for the video display. The "Starting Address" is defined as "the address corresponding to data displayed in the **Upper Left** corner of the TV screen". The "Starting Address" is shown below in binary: Note that the "Starting Address" may be placed anywhere within the 64K address space with a resolution of V/K (the size of one alphanumeric page). The F6-F0 bits take effect during the TV vertical synchronization pulse (i.e., when FS from MC6847 is low). #### Page Switch One bit (P1) is used "in place of" A15 from the MC6809E in order to refer access within \$0000-\$7FFF to one of two 32K byte pages of RAM. If the system does not use more than 32K bytes of RAM, P1 can be ignored \*\* <sup>†</sup> See Figure 7 for manual reset circuit. <sup>\*</sup> Typically, part of a PIA (MC6821) at location \$FF22 is used to control MC6847 modes. (See MC6847 Data Sheet.) <sup>\*\*</sup>When using 4K x 1 RAMS, two banks of eight IC's are allowed. This accounts to: Addresses \$0000-1FFF. Also, this same RAM contact addressed at \$2000 \$3FFF, \$4000 \$5FFF and \$6000-\$7FFF. #### MPU Rate Two bits (R1, R0) control the clock rate to the MC6809E MPU. The options are: | 0.9 MHz (Crystal Frequency + 16) Slow | 1 0 | _ | |---------------------------------------|-----|---| | | | 0 | | 0.9/1.8 MHz (Address Dependent Rate) | 0 | 1 | | 1.8 MHz (Crystal Frequency ÷ 8) Fast | 1 | × | in the "address dependent rate" mode, accesses to \$0000-\$7FFF and \$FF00-\$FF1F are slowed to 0.9 MHz (crystal frequency $\pm$ 16) and all other addresses are accessed at 1.8 MHz (crystal frequency $\pm$ 8.) #### Memory Size Two bits (M1 and M0) determine RAM memory size. The options are: | SIZE | M1 | Mo | |------------------------------------------|----------|----| | One or two banks of 4K × 1 dynamic RAMs | 0 | 0 | | One or two banks of 16K × 1 dynamic RAMs | 0 | t | | One bank of 64K × 1 dynamic RAMs | 1 | 0 | | Up to 64K static RAM* | 1 | 1 | | | <u> </u> | | <sup>\*</sup>Requires a latch for demultiplexing the RAM address. ## **IMPORTANT!** Note: Be sure to program the SAM for the correct memory size before using RAM (i.e., for a subroutine stack). #### Map Type One bit (TY) is used to select between two memory map configurations Refer to pages 17, 18 and 19 for details. When using Map Type "TY = 1", only the "Slow" MPU rate may be used. Future versions of the SAM may allow use of all rates. #### Writing To The SAM Control Register Any bit in the control register (CR) may be set by writing to a specific unique address. Each bit has two unique addresses . . . writing to the **even** # address **clears** the bit and writing to the **odd** # address **sets** the bit. (Data on the data bus is irrelevant in this procedure.) The specific addresses are tabulated on pages 17 and 18. If desired, a short routine may be written to program the SAM CR "a word at a time". For example, the following routine copies "B" bits from "A" register to SAM CR addresses beginning with address "X". | SAM1 | 46 | | ROR | A | |------|------|----|-----|-----------| | | 24 | 06 | BCC | SAM2 | | | 30 | 01 | INX | (LEAX1,X) | | | , A7 | 60 | STA | 0,X · | | | 20 | 02 | BRA | \$AM3 | | AM2 | A7 | 81 | STA | 0,X · · | | АМЗ | 5A | | DEC | В | | | 26 | F2 | BNE | SAMI | | | 39 | | RTS | | FIGURE 14 - MEMORY MAP (TYPE #0) COURSE MC8809E MC6809E \$1, \$0 MC6809E Address Bits Vectors. Value Address Label Definitions SAM SFFFF Control. PESET FFFi M 5. SFF00 FFFD LS FFFA MS. 190 ROM2" FIRO FFF4 M.S. [S = 3]lis = ži} FFEE Reserved +<\$C000 for future FFE9 MPLL enhancements. HOM1\*\* FFE5 FFE4 Do not use! (5 = 2)FFED 64KS Static ≺\$A000 FFE1 64KD \_ 16K FFDE Τ¥ ROMO\*\* FAST FF00 S MI Memory (Transparent (S = 1) Size MO SLOW Refresh FFD8 C FFD7 S FFD6 C RI MPu Rate **<\$8**000 R0 FFD5 MPU Addresses from \$0000 to \$7FFF P1 FFD3 S FFD2 C FFD1 S FFD0 C FFCE S Apply to page #1 if P1 - F6 Address of "Upper Left-Most F5 Display Element - \$0000 + (V:K: Offset) FFCD S Display BAM F3 Offset — G6A, G6C FFCE C $(S = 0 \text{ if } R \cdot \overline{W} = 1)$ (Binary) F2 $(S = 7 \text{ if } R \hat{W} = 0)$ FFC9 S F1 G1C, G1R Al, AE, S4, S6 ΕD FFC5 S V2 VDG FFC3 ٧١ Mode ₹\$4000 ISAMI FFC1 1 0 1 0 1 0 1 0 FFEF Reserved Reserved for Future FF60 FF5F Do not use! Control Registers or Special I Q FF43 IS = 613 102 FF4Z FF4I. FF3F FF23 101 FF27 FF21 FF20 **∔<\$1000** FF1F FF03 1 OpiSlow FF01 \$0000 Page 1 Page 0 "May also be RAM M.S. = Most Significant S = Set Bit / (All bits are cleared when SAM is reset.)L.S. = Least Significant <math>C = Clear Bit / (All bits are cleared when SAM is reset.)S = Device Select value - 4 x S2 · 2 x S1 + 1 x S0 # FIGURE 16 — MEMORY ALLOCATION TABLE (Also, see the memory MAPs on pages 17 and 18.) Type # 0: (Primarily for ROM based systems) | Address Range | S = 4(S2) + 2<br>(S1) + S0<br>S Value | Intended Use | |----------------|---------------------------------------|-----------------------------------------------------------------------------------------| | \$FFF2 to FFFF | 2 | MC5809E Vectors: Reset , NMI, SWI, IRQ, FIRQ, SWI2, SWI3. | | FFE0 to FFF1 | 2 | Reserved for future MPU enhancements. | | FFC0 to FFDF | 7 | SAM Control Register: V0, V2, F0 - F6, P, R0, R1, M0, M1, TY, | | FF60 to FFBF | 7 | Reserved for future control register enhancements. | | FF40 to FF5F | 6 | I/O2: Input/Output (PIAs, ACIAs, etc.) To subdivide, use A0 - A4. | | FF20 to FF3F | 5 | I/O1: Input Output (PIAs, ACIAs, etc.) To subdivide, use A0 - A4. | | FF00 to FF1F | 4 | I/On: Input/Output (PIAs, ACIAs, etc.) To subdivide, use A0 - A4. | | COOO to FEFF | 3 | ROM2: 16K addresses. External cartridge ROM*. | | A000 to BFFF | 2 | ROM1: 8K addresses. Internal ROM*. Note that MC6809E vector addresses select this ROM*. | | 8000 to 9FFF | 1 1 | ROM0: 8K addresses, Internal ROM* | | 0000 to 7FFF | 0 if R. ₩ .= 1<br>7 if R W .= 0 | RAM: 32K addresses. RAM shared by MPU and VDG. | \*Not restricted to ROM. For example, RAM or ! O may be used here. Type # 1: (Primarily for RAM based systems) | Address Range | S = 4(S2) + 2<br>(S1) + 80<br>S Value | Intanced Use | |----------------|---------------------------------------|--------------------------------------------------------------------------------------------| | \$FFF2 to FFFF | 2 | MC6809E Vectors: Reset, NMI, SWI, IRC, FIRQ, SWI2, SWI3. | | FFE0 to FFF1 | 2 | Reserved for future MPU enhancements. | | FFC0 to FFDF | 7 | SAM Control Register: V0 - V2, F0 - F6, P, R0, R1, M0, M1, TY, | | FF60 to FFBF | 7 | Small ROM: Boot load program and initial MC6809 vectors. | | FF40 to FF5F | 6 | O2: Input/Output (PIAs, ACIAs, etc.) To subdivide, use A0-A4 | | FF20 to FF3F | 5 | FO1: Input Output (PIAs, ACIAs, etc.) To subdivide, use A0 - A4. | | FF00 to FF1F | 4 | I/Op: Input/Output (PIAs, ACIAs, etc.) To subdivide, use A2 A4 | | 0000 to FEFF | 0 if R W 1 | RAM: 64K( - 256) addresses, shared by MPU and VDG. | | | ! | (If $R \cdot W = 0$ then $S = 3$ for \$C000-\$FEFF; $S = 2$ for \$A000-\$BFFF; $S = 1$ for | | | 1 1 | \$8000-\$9FFF and S = 7 for \$0000-\$7FFF.) | #### APPENDIX A ## VDG/SAM Video Display System Offers 3 New Modes by Paul Fletcher There are three new modes created when the VDG and SAM are used together in a video display system. These modes offer alphanumeric compatibility with 8 color low-to-high resolution graphics, 64H\*64V, 64H\*96V, 64H\*192V. The new modes S8, S12, and S24 are created by placing the VDG in the Alpha Internal mode and having the SAM in a 2K, SK or 6K full color graphics mode. In all modes the VDG's S/Ā and Inv. pins are connected to data bits DD7 and DD6 to allow switching on the fly between Alpha and Semigraphics and between inverted alpha. This method is used in most VDG systems to obtain maximum flexibility. The three modes divide the standard 8\*12 dot box used by the VDG for the standard alpha and semigraphics modes into eight 4\*3 dot boxes for the S8 mode, twelve 4\*2 dot boxes for the S12 mode, and twenty-four 4\*1 dot boxes for the S24 mode. Figure 17 shows the arrangement of these boxes. One byte is needed to control two horizontally consecutive boxes. It therefore takes four bytes for the S8, six bytes for the S12, and 12 bytes for the S24 mode to control the entire 8\*12 dot box. These two horizontally consecutive boxes have four combinations of luminance controlled by bits 80 – B3. For convenience of the S24 mode of the S24 mode to control the entire 8\*12 dot box. These two horizontally consecutive boxes have four combinations of luminance controlled by bits 80 – B3. For convenience of the S24 mode of the S24 mode of the S24 mode to control the entire 8\*12 dot box. These two horizontally consecutive boxes have four combinations of luminance controlled by bits 80 – B3. For convenience of the S24 mode ience 82 should be made equal to 80 and 83 should be made equal to 81. This eliminates a screen placement problem which would cause other codes to change patterns when moved vertically on the screen. The illuminated boxes can be one of eight colors which are controlled by 84 - 86 (see Figure 18). The bytes needed to control all the boxes in the 8\*12 dot box must be spaced 32 address spaces apart in the display RAM because of the addressing scheme orginally used in the VDG and duplicated by the SAM. This means to place an alphanumeric character on the TV screen it requires 4, 6, or 12 bytes depending on the mode used. These bytes are placed 32 memory locations apart in the display RAM (see Figure 18). This multiple byte format allows the mixing of character rows of different characters in the same 8°12 dot box creating new characters and symbols. It also allows overlining and underlining in eight colors by switching to semigraphics at the correct time. These new modes optimize the memory versus screen density tradeoffs for RF performance on color TVs. This could make them the most versatile of all the modes depending on the users creativity and the software sophistication. # APPENDIX B Memory Decode for "MAP TYPE = 1" #### FIGURE 17 — DISPLAY MODES \$8, \$12, \$24 Bit/Visible Dot Correlation | | Dots | | |-----------------|------|-----| | Scan _<br>Lines | | | | | - | | | S12 | | 1/2 | | | - | _ | | | | | | Left | Right | | |--------|--------|---------------| | Red | Red | \$XX00 (\$BF) | | B!ue | Off | \$XX20 (\$AA) | | Off | Green | \$XX40 (\$85) | | Orange | Orange | \$XX60 (\$FF) | | Off | Off | 5XX80 (\$80) | | Yellow | Yellow | \$XXA0 (\$9F) | Options: One of 8 colors for L or 8 or both, Off - Black | | Blue | | | Bl | | | \$XX00 (\$AF) | |---|----------------|---|---|----|-----------|---|-----------------------------------------------| | | aci<br>aci | | | | ick | _ | \$XX20 (\$80)<br>\$XX40 (\$80) VDG | | I | • | • | • | ۰ | • | | \$XX60 (\$14) - Code | | + | · | | H | | ľ | _ | \$XX80 (\$18) | | | | | • | Ĺ | | _ | \$XXC0 (\$18) VDG | | + | | ŀ | ┝ | ۰ | J | - | \$XXE0 (\$18) > Code<br>\$X100 (\$18) \ for X | | Д | • | Ц | | | • | | \$X120 (\$18) | | | Black<br>Green | | _ | - | ick<br>en | | \$X140 (\$80) '<br>\$X160 (\$8F) | - Underline, Overline - Mix Character Dot Rows <sup>\*\*\*</sup> Characters will always remain in standard VDG positions